
Synchronous SRAM chip, 36M-bit density, organized as 4M x 8 bits. Features a 0.45 ns maximum access time and operates at a maximum clock rate of 300 MHz with QDR architecture. Surface mountable in a 165-pin Fine Pitch Ball Grid Array (FBGA) package, measuring 17mm x 15mm x 0.89mm. Supplied with a typical operating voltage of 1.8V, supporting a voltage range of 1.7V to 1.9V.
Cypress CY7C1411JV18-300BZXC technical specifications.
Download the complete datasheet for Cypress CY7C1411JV18-300BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.