Synchronous SRAM chip, 72M-bit density, featuring a 21-bit address bus and 8M words x 8 bits per word. Achieves a maximum access time of 0.45 ns and a maximum clock rate of 400 MHz with QDR data rate architecture. Operates at 1.8V typical supply voltage, with a range of 1.7V to 1.9V. Packaged in a 165-pin Fine Pitch Ball Grid Array (FBGA) for surface mounting, with dimensions of 15mm x 13mm x 0.94mm.
GSI GS8662DT07BGD-400 technical specifications.
Download the complete datasheet for GSI GS8662DT07BGD-400 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.