
XC7Z010-2CLG400I
描述: | FPGA Zynq®-7000 Family 28000 Cells 28nm Technology 1V 400-Pin CSBGA |
厂商: | Advanced Micro Devices, Inc. |
产地: | Republic of Korea |
推出日期: | Mar 23, 2012 |
最近更新日期: 27 NOV 2023 | |
查看更多Field Programmable Gate Arrays - FPGAs 属于 Advanced Micro Devices, Inc. |
在线版本: https://www.datasheets.com/zh-cn/part-details/xc7z010-2clg400i-advanced-micro-devices--inc--50285828
概述
熟悉该组件的基本一般信息、属性和特征,以及其与行业标准和法规的符合情况。
lifeCycle
EURohs

RoHSVersion
2011/65/EU, 2015/863
ECCN
EAR99
autoMotive

SupplierCageCode
6Z9Z3
HTSUSA
8542390001
SCHDULEB
8542390000
分类路径
Semiconductor > Programmable Devices > Programmable Logic Devices > Field Programmable Gate Arrays - FPGAs
Semiconductor > Programmable Devices > Programmable Logic Devices > Field Programmable Gate Arrays - FPGAs
数据手册
通过下载该电子元件的数据手册来全面了解其。这个PDF文档包含了所有必要的细节,如产品概述、特性、规格、评级、图表、应用等等。
修订日期:
数据表预览
封装
组件的包装信息提供了有关产品尺寸、重量和包装的重要细节。这有助于工程师确定产品是否符合其要求和期望。
您必须登录才能查看受限信息。
Basic Package Type
Package Family Name
Supplier Package
Package Description
Lead Shape
Pin Count
PCB
Tab
Package Length (mm)
Package Width (mm)
Package Height (mm)
Seated Plane Height (mm)
Pin Pitch (mm)
Package Diameter (mm)
Package Material
Mounting
Package Outline
制造
制造信息指定了生产和组装该组件的技术要求和规格。这些信息对于制造商来说至关重要,以保持组件的质量和可靠性,并确保其与其他设备和组件兼容。
您必须登录才能查看受限信息。
MSL
Maximum Reflow Temperature (°C)
Reflow Solder Time (Sec)
Number of Reflow Cycle
Reflow Temp. Source
Maximum Wave Temperature (°C)
Wave Solder Time (Sec)
Wave Temp. Source
Lead Finish(Plating)
Under Plating Material
Terminal Base Material
参数
参数信息显示了该组件的重要特性和性能指标,这有助于工程师和供应链经理比较和选择最适合其应用和需求的电子组件。
您必须登录才能查看受限信息。
生产线
Number of Inter Dielectric Layers
Maximum Storage Temperature
Minimum Storage Temperature
Maximum Differential I/O Pairs
Maximum I/O Performance
Maximum Distributed RAM Bits
Maximum DSP Block Frequency
Maximum MLAB Capacity
Device PCIe Hard IP Blocks
Number of Regional Clocks
Maximum LVDS Data Rate
Digital Control Impedance
Number of I/O Banks
Mega Multiply Accumulates per second
I/O Voltage
Shift Registers
Number of Global Clocks
In-System Programmability
Maximum Internal Frequency
Supplier Temperature Grade
Reprogrammability Support
Tolerant Configuration Interface Voltage
Temperature Flag
Typical Supply Current
Maximum Power Dissipation
Copy Protection
Device Logic Gates
Device Logic Units
Tradename
JTAG Support
Maximum Supply Current
Family Name
Maximum Number of User I/Os
Number of Registers
RAM Bits
Device Logic Cells
Number of Look-up Table Input
Device System Gates
Ethernet MACs
Minimum Operating Supply Voltage
Number of Multipliers
Typical Operating Supply Voltage
Processor Blocks
Transceiver Blocks
Maximum Operating Supply Voltage
Transceiver Speed
Program Memory Type
Dedicated DSP
PCI Blocks
Device Number of DLLs/PLLs
Total Number of Block RAM
Maximum Propagation Delay Time
Giga Multiply Accumulates per Second
Maximum Number of SERDES Channels
Speed Grade
Differential I/O Standards Supported
Single-Ended I/O Standards Supported
External Memory Interface
Supported IP Core
Supported IP Core Manufacture
Minimum Operating Temperature
Maximum Operating Temperature
Programmability
Process Technology
