Synchronous SRAM chip, 36M-bit density, featuring a 2M x 18 configuration with a 19-bit address bus. Achieves a maximum access time of 0.45 ns and a maximum clock rate of 633 MHz, utilizing a QDR data rate architecture and pipelined operation. Operates at a typical supply voltage of 1.8V, with a voltage range of 1.7V to 1.9V. Packaged in a 165-pin FBGA (Fine Pitch Ball Grid Array) for surface mounting, measuring 15mm x 13mm x 0.89mm.
Cypress CY7C1263XV18-633BZXCT technical specifications.
Download the complete datasheet for Cypress CY7C1263XV18-633BZXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.