
Synchronous SRAM chip featuring a 36M bit density, organized as 1M words by 36 bits. This component offers a maximum access time of 0.45 ns and a maximum clock rate of 600 MHz, utilizing a QDR data rate architecture. It operates with a typical supply voltage of 1.8V, supporting a voltage range of 1.7V to 1.9V. The SRAM is housed in a 165-pin FBGA package with a 1mm pin pitch, designed for surface mounting.
Cypress CY7C1265XV18-600BZXC technical specifications.
Download the complete datasheet for Cypress CY7C1265XV18-600BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.