Synchronous SRAM chip, 36M-bit density, organized as 2M x 18 bits. Features a 0.45 ns maximum access time and operates at a maximum clock rate of 250 MHz with QDR architecture. This surface-mount component is housed in a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1 mm pin pitch. It requires a typical operating supply voltage of 1.8 V and supports a 19-bit address bus.
Cypress CY7C1413JV18-250BZC technical specifications.
Download the complete datasheet for Cypress CY7C1413JV18-250BZC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.