Synchronous SRAM chip, 36M-bit density, featuring a 1M x 36 configuration. Offers a maximum access time of 0.45 ns and a maximum clock rate of 200 MHz with QDR architecture. This surface-mount component is housed in a 165-pin Fine Pitch Ball Grid Array (FBGA) package, measuring 17mm x 15mm with a 1mm pin pitch. Operates at 1.8V, with a voltage range of 1.7V to 1.9V, and supports an 18-bit address bus.
Cypress CY7C1415JV18-200BZC technical specifications.
Download the complete datasheet for Cypress CY7C1415JV18-200BZC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.