
Synchronous SRAM chip, 36M-bit density, featuring a 20-bit address bus and 9-bit data width. Offers a maximum access time of 0.45 ns and operates at a maximum clock rate of 200 MHz with QDR architecture. This component is housed in a 165-pin Fine Pitch Ball Grid Array (FBGA) package, suitable for surface mounting. It operates from a 1.8V supply voltage, with a typical operating current of 620 mA, and is designed for a temperature range of 0°C to 70°C.
Cypress CY7C1426JV18-200BZC technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FBGA |
| Package Description | Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 165 |
| PCB | 165 |
| Package Length (mm) | 17 |
| Package Width (mm) | 15 |
| Package Height (mm) | 0.89 |
| Seated Plane Height (mm) | 1.4(Max) |
| Pin Pitch (mm) | 1 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 36Mbit |
| Address Bus Width | 20bit |
| Maximum Access Time | 0.45ns |
| Timing Type | Synchronous |
| Maximum Clock Rate | 200MHz |
| Data Rate Architecture | QDR |
| Density in Bits | 37748736bit |
| Maximum Operating Current | 620mA |
| Typical Operating Supply Voltage | 1.8V |
| Number of Bits per Word | 9bit |
| Number of Ports | 2 |
| Number of Words | 4M |
| Min Operating Supply Voltage | 1.7V |
| Max Operating Supply Voltage | 1.9V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 70°C |
| Architecture | Pipelined |
| Cage Code | 65786 |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | 3A991.b.2.a |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Cypress CY7C1426JV18-200BZC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.