
Synchronous SRAM chip, 72M-bit density, featuring a QDR data rate architecture and pipelined operation. Offers a maximum access time of 0.45 ns and a maximum clock rate of 633 MHz. This 2M x 36 bit memory component operates at 1.8V, with a 19-bit address bus and dual ports. Packaged in a 165-pin Fine Pitch Ball Grid Array (FBGA) for surface mounting.
Cypress CY7C1565XV18-633BZXC technical specifications.
Download the complete datasheet for Cypress CY7C1565XV18-633BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.