
Synchronous SRAM chip, 72M-bit density, featuring a 2M x 36 configuration. Achieves a maximum access time of 0.45 ns and a maximum clock rate of 633 MHz with QDR architecture. Operates at a typical supply voltage of 1.8V, with a 19-bit address bus and dual ports. Packaged in a 165-pin Fine Pitch Ball Grid Array (FBGA) for surface mounting.
Cypress CY7C1565XV18-633BZXCT technical specifications.
Download the complete datasheet for Cypress CY7C1565XV18-633BZXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.