
Synchronous SRAM chip, 36M-bit density, featuring a 1M x 36 configuration with a 19-bit address bus. Offers a maximum access time of 0.45 ns and a maximum clock rate of 366 MHz, utilizing a QDR data rate architecture. This surface-mount component is housed in a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch, operating at 1.8V.
Cypress CY7C2264XV18-366BZXC technical specifications.
Download the complete datasheet for Cypress CY7C2264XV18-366BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.