Synchronous SRAM chip, 72M-bit density, 4M x 18 configuration, featuring QDR data rate architecture and pipelined operation. Offers a maximum access time of 0.45 ns and a maximum clock rate of 633 MHz. Operates with a typical supply voltage of 1.8V, within a 1.7V to 1.9V range. Packaged in a 165-pin FBGA (Fine Pitch Ball Grid Array) for surface mounting, with dimensions of 15mm x 13mm x 0.89mm and a 1mm pin pitch.
Cypress CY7C2563XV18-633BZCT technical specifications.
Download the complete datasheet for Cypress CY7C2563XV18-633BZCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.