Synchronous SRAM chip, 72M-bit density, featuring a 2M x 36 configuration with a 20-bit address bus. Offers a maximum access time of 0.45 ns and a maximum clock rate of 450 MHz, utilizing QDR data rate architecture. Operates at a typical 1.8V supply voltage, with a range of 1.7V to 1.9V. Packaged in a 165-pin Fine Pitch Ball Grid Array (FBGA) for surface mounting.
Cypress CY7C2564XV18-450BZC technical specifications.
Download the complete datasheet for Cypress CY7C2564XV18-450BZC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.