Dual J-K negative edge-triggered flip-flop IC, featuring 5V tolerant inputs and complementary outputs. Operates with a supply voltage range of 2V to 3.6V, nominal 2.5V. Industrial temperature grade from -40°C to 85°C. Packaged in a 16-pin SOP (R-PDSO-G16) with a width of 5.3mm. Propagation delay is 9ns maximum, with 7.5ns at nominal supply. Maximum operating frequency reaches 150MHz.
Fairchild 74LCX112SJX technical specifications.
| Max Operating Temperature | 85 |
| Number of Terminals | 16 |
| Min Operating Temperature | -40 |
| Terminal Position | DUAL |
| JEDEC Package Code | R-PDSO-G16 |
| Width | 5.3 |
| Length | 10.2 |
| Pin Count | 16 |
| Number of Functions | 2 |
| Temperature Grade | INDUSTRIAL |
| Supply Voltage-Nom (Vsup) | 2.5 |
| Supply Voltage-Max (Vsup) | 3.6 |
| Supply Voltage-Min (Vsup) | 2 |
| Logic IC Type | J-K FLIP-FLOP |
| Family | LVC/LCX/Z |
| Propagation Delay (tpd) | 9 |
| Number of Bits | 2 |
| Max I(ol) | 0.024 |
| Prop. Delay@Nom-Sup | 7.5 |
| Load Capacitance | 50 |
| Output Polarity | COMPLEMENTARY |
| Trigger Type | NEGATIVE EDGE |
| fmax-Min | 150 |
| Max Frequency@Nom-Sup | 150000000 |
| RoHS | Yes |
| Eccn Code | EAR99 |
| Lead Free | Yes |
| HTS Code | 8542.39.00.01 |
| REACH | Compliant |
| Military Spec | False |
Download the complete datasheet for Fairchild 74LCX112SJX to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.