Synchronous SRAM chip, 72M-bit density, featuring an 8M x 8 configuration with a 21-bit address bus. Achieves a maximum access time of 0.45 ns and a maximum clock rate of 350 MHz, utilizing a QDR data rate architecture. Operates with a typical supply voltage of 1.8V, within a 1.7V to 1.9V range. Packaged in a 165-pin Fine Pitch Ball Grid Array (FBGA) with a 15mm x 13mm footprint, suitable for surface mounting.
GSI GS8662DT07BGD-350I technical specifications.
Download the complete datasheet for GSI GS8662DT07BGD-350I to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.