Synchronous SRAM chip, 72M-bit density, organized as 8M words by 9 bits. Features a 0.45ns maximum access time and operates at a 400MHz maximum clock rate with QDR data rate architecture. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch, measuring 15mm x 13mm x 0.94mm. It operates with a typical supply voltage of 1.8V, ranging from 1.7V to 1.9V, and supports a 21-bit address bus.
GSI GS8662DT10BD-400 technical specifications.
Download the complete datasheet for GSI GS8662DT10BD-400 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.