Synchronous SRAM chip, 72M-bit density, organized as 4M words x 18 bits. Features a 0.45ns maximum access time and a 400MHz maximum clock rate with QDR architecture. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch. Operates at a typical 1.8V supply voltage, with a range of 1.7V to 1.9V, and supports a 20-bit address bus.
GSI GS8662DT19BGD-400T technical specifications.
Download the complete datasheet for GSI GS8662DT19BGD-400T to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.