Synchronous SRAM chip, 72M-bit density, featuring a 4M x 18 configuration. Delivers a maximum access time of 0.45 ns and operates at a maximum clock rate of 200 MHz with DDR data rate architecture. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch, measuring 17mm x 15mm x 1.04mm. Operates with a typical supply voltage of 1.8V, within a range of 1.7V to 1.9V, and supports a 22-bit address bus.
GSI GS8672T18AE-200 technical specifications.
Download the complete datasheet for GSI GS8672T18AE-200 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.