
1Gbit DDR2 SDRAM memory chip, organized as 256Mx4, featuring a 4-bit data bus width and a maximum clock rate of 533 MHz. This surface-mount component utilizes a 60-pin FBGA package with a 0.8mm pin pitch, measuring 10mm x 8mm x 0.8mm. It operates at a typical voltage of 1.8V, with a 0.5 ns maximum access time and supports 8 internal banks.
Micron MT47H256M4CF-37EL:H technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FBGA |
| Package Description | Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 60 |
| PCB | 60 |
| Package Length (mm) | 10 |
| Package Width (mm) | 8 |
| Package Height (mm) | 0.8 |
| Pin Pitch (mm) | 0.8 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 1Gbit |
| Type | DDR2 SDRAM |
| Organization | 256Mx4 |
| Data Bus Width | 4bit |
| Maximum Clock Rate | 533MHz |
| Number of Internal Banks | 8 |
| Number of Words per Bank | 32M |
| Maximum Access Time | 0.5ns |
| Density in Bits | 1073741824bit |
| Address Bus Width | 17bit |
| Typical Operating Supply Voltage | 1.8V |
| Max Operating Supply Voltage | 1.9V |
| Min Operating Supply Voltage | 1.7V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 85°C |
| Cage Code | 6Y440 |
| EU RoHS | Yes |
| HTS Code | 8542320032 |
| Schedule B | 8542320015 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Micron MT47H256M4CF-37EL:H to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.