Zero delay buffer clock driver featuring 4 differential LP-HCSL outputs from a single differential HCSL input. Operates across a 30 MHz to 137.5 MHz frequency range with a maximum cycle-to-cycle jitter of 25 ps and maximum output skew of 50 ps. Housed in a 32-pin VFQFPN EP surface-mount package with a 0.5 mm pin pitch, measuring 5x5x0.88 mm. Suitable for operation between 0 °C and 70 °C.
Renesas 9DBV0431AKLFT technical specifications.
Download the complete datasheet for Renesas 9DBV0431AKLFT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.