1Gbit GDDR3 SDRAM memory chip, organized as 32Mx32, features a 32-bit data bus and a maximum clock rate of 1600 MHz. This surface-mount component utilizes a 136-pin FBGA package with a 0.8mm pin pitch and a 14mm x 10mm footprint. Operating at a typical 1.8V supply voltage, it offers 8 internal banks and a maximum access time of 0.23 ns, suitable for demanding applications.
Samsung K4J10324KE-HC12 technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FBGA |
| Package Description | Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 136 |
| PCB | 136 |
| Package Length (mm) | 14 |
| Package Width (mm) | 10 |
| Seated Plane Height (mm) | 1.12 |
| Pin Pitch (mm) | 0.8 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 1Gbit |
| Type | GDDR3 SDRAM |
| Organization | 32Mx32 |
| Data Bus Width | 32bit |
| Maximum Clock Rate | 1600MHz |
| Number of Internal Banks | 8 |
| Number of Words per Bank | 4M |
| Maximum Access Time | 0.23ns |
| Density in Bits | 1073741824bit |
| Address Bus Width | 15bit |
| Maximum Operating Current | 540mA |
| Typical Operating Supply Voltage | 1.8V |
| Max Operating Supply Voltage | 1.9V |
| Min Operating Supply Voltage | 1.7V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 85°C |
| Cage Code | 1542F |
| HTS Code | 8542320032 |
| Schedule B | 8542320015 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
Download the complete datasheet for Samsung K4J10324KE-HC12 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.