32-bit ARM Cortex M3 RISC microcontroller featuring 128KB Flash program memory and 24KB RAM. Operates at a maximum clock rate of 25 MHz with a 32-bit data bus width. Offers 67 programmable I/Os, 3 timers, and multiple interfaces including CAN, I2C, SSI, UART, and USB. Packaged in a 100-pin LQFP (Low Profile Quad Flat Package) for surface mounting, with a 0.5mm pin pitch. Supports a wide operating temperature range from -40°C to 105°C and dual ADCs with 16 channels each.
Texas Instruments LM3S5K31-EQC25-C0T technical specifications.
| Basic Package Type | Lead-Frame SMT |
| Package Family Name | QFP |
| Package/Case | LQFP |
| Package Description | Low Profile Quad Flat Package |
| Lead Shape | Gull-wing |
| Pin Count | 100 |
| PCB | 100 |
| Package Length (mm) | 14.2(Max) |
| Package Width (mm) | 14.2(Max) |
| Package Height (mm) | 1.45(Max) |
| Seated Plane Height (mm) | 1.6(Max) |
| Pin Pitch (mm) | 0.5 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Jedec | MS-026 |
| Family Name | Stellaris |
| Data Bus Width | 32bit |
| Instruction Set Architecture | RISC |
| Maximum Clock Rate | 25MHz |
| Maximum CPU Frequency | 25MHz |
| Device Core | ARM Cortex M3 |
| Program Memory Type | Flash |
| Program Memory Size | 128KB |
| RAM Size | 24KB |
| Number of Programmable I/Os | 67 |
| Core Architecture | ARM |
| Programmability | Yes |
| Number of Timers | 3 |
| Interface Type | CAN/I2C/SSI/UART/USB |
| CAN | 1 |
| I2C | 2 |
| SPI | 0 |
| Ethernet | 0 |
| UART | 3 |
| USART | 0 |
| USB | 1 |
| I2S | 0 |
| Max Operating Supply Voltage | 1.32|3.6V |
| Min Operating Temperature | -40°C |
| Max Operating Temperature | 105°C |
| ADC Channels | 16/16 |
| Number of ADCs | Dual |
| Cage Code | 01295 |
| HTS Code | 8542310001 |
| Schedule B | 8542310000 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
| RoHS Versions | 2011/65/EU |
Download the complete datasheet for Texas Instruments LM3S5K31-EQC25-C0T to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.