N-channel enhancement mode power MOSFET featuring 80V drain-source voltage and 55A continuous drain current. This single-element silicon transistor utilizes U-MOS VIII-H process technology and is housed in a TO-220SIS package with 3 pins and a tab, designed for through-hole mounting. Key electrical characteristics include a maximum gate-source voltage of ±20V, a typical gate threshold voltage of 4V, and a low drain-source on-resistance of 12.2 mΩ at 10V. Maximum power dissipation is rated at 30000 mW, with an operating temperature range of -55°C to 150°C.
Toshiba TK35A08N1 technical specifications.
| Basic Package Type | Through Hole |
| Package Family Name | TO-220 |
| Package/Case | TO-220SIS |
| Pin Count | 3 |
| PCB | 3 |
| Tab | Tab |
| Package Length (mm) | 10 |
| Package Width (mm) | 4.5 |
| Package Height (mm) | 15 |
| Seated Plane Height (mm) | 17 |
| Pin Pitch (mm) | 2.54 |
| Package Material | Plastic |
| Mounting | Through Hole |
| Configuration | Single |
| Category | Power MOSFET |
| Channel Mode | Enhancement |
| Channel Type | N |
| Number of Elements per Chip | 1 |
| Process Technology | U-MOS VIII-H |
| Maximum Drain Source Voltage | 80V |
| Maximum Gate Source Voltage | ±20V |
| Maximum Continuous Drain Current | 55A |
| Material | Si |
| Maximum Gate Threshold Voltage | 4V |
| Maximum Drain Source Resistance | 12.2@10VmOhm |
| Typical Gate Charge @ Vgs | 25@10VnC |
| Typical Gate Charge @ 10V | 25nC |
| Typical Input Capacitance @ Vds | 1700@40VpF |
| Maximum Power Dissipation | 30000mW |
| Min Operating Temperature | -55°C |
| Max Operating Temperature | 150°C |
| Cage Code | S0562 |
| EU RoHS | Yes |
| HTS Code | 8541290095 |
| Schedule B | 8541290080 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Toshiba TK35A08N1 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.