Synchronous SRAM chip, 4M-bit density, featuring a 128K x 36 configuration. Delivers a maximum access time of 6.5 ns and supports a maximum clock rate of 133 MHz with SDR architecture. This surface-mount component utilizes a 165-pin BGA package with a 1 mm pin pitch, operating at 2.5 V. Designed with a 17-bit address bus and a flow-through architecture, it offers quad port functionality.
Integrated Silicon Solution IS61NVF12836A-6.5B3 technical specifications.
Download the complete datasheet for Integrated Silicon Solution IS61NVF12836A-6.5B3 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.