Synchronous SRAM chip, 4M-bit density, featuring a 128K x 36 configuration. Offers a maximum access time of 7.5 ns and a maximum clock rate of 117 MHz with SDR data rate architecture. This surface mount component utilizes a 165-pin BGA package with a 1 mm pin pitch, operating at a typical supply voltage of 2.5 V. Designed with a flow-through architecture and four ports, it supports an address bus width of 17 bits.
Integrated Silicon Solution IS61NVF12836A-7.5B3I technical specifications.
Download the complete datasheet for Integrated Silicon Solution IS61NVF12836A-7.5B3I to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.