
Field-Programmable Gate Array (FPGA) with 1.77 million system gates and 38,400 logic cells. Features 320 Kbit of RAM, 160 block RAMs, and 4 DLLs/PLLs. Supports up to 488 user I/Os with differential standards including LVPECL, LVDS, PCI-X, AGP, CTT, and single-ended standards like LVTTL and LVCMOS. Offers external memory interface for DDR SDRAM and ZBT SRAM. Packaged in a 652-pin Flip Chip Ball Grid Array (FCBGA) with a 45mm x 45mm footprint, suitable for surface mounting. Operates within a temperature range of 0°C to 85°C.
Intel EP20K1000EBC652XNES technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FCBGA |
| Package Description | Flip Chip Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 652 |
| PCB | 652 |
| Package Length (mm) | 45 |
| Package Width (mm) | 45 |
| Package Height (mm) | 3(Max) |
| Seated Plane Height (mm) | 3.5(Max) |
| Pin Pitch (mm) | 1.27 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Jedec | MS-034BAW-1 |
| Family Name | APEX 20K |
| Maximum Number of User I/Os | 488 |
| RAM Bits | 320Kbit |
| Device Logic Cells | 38400 |
| Process Technology | 0.22um |
| Device System Gates | 1772000 |
| Programmability | No |
| Program Memory Type | SRAM |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 85°C |
| Speed Grade | STD |
| Differential I/O Standards Supported | LVPECL|LVDS|PCI-X|AGP|CTT |
| Single-Ended I/O Standards Supported | LVTTL|LVCMOS |
| External Memory Interface | DDR SDRAM|ZBT SRAM |
| Device Number of DLLs/PLLs | 4 |
| Total Number of Block RAM | 160 |
| Cage Code | 4BA62 |
| EU RoHS | Yes |
| HTS Code | 8542390001 |
| Schedule B | 8542390000 |
| ECCN | 3A991.d |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Intel EP20K1000EBC652XNES to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.