Synchronous SRAM chip, 18M bit density, featuring a 1M x 18 configuration with a 19-bit address bus. Offers a maximum access time of 0.45 ns and operates at a maximum clock rate of 400 MHz with DDR data rate architecture. Packaged in a 165-pin FBGA (Fine Pitch Ball Grid Array) with surface mount capability, this component operates at 1.8V.
Cypress CY7C11481KV18-400BZC technical specifications.
Download the complete datasheet for Cypress CY7C11481KV18-400BZC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.