Synchronous SRAM chip, 36M-bit density, featuring a 2M x 18 configuration with a 0.45ns maximum access time. Operates at a maximum clock rate of 600 MHz with QDR architecture and pipelined operation. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package measuring 15mm x 13mm x 0.89mm. It supports a dual port interface and operates from a 1.8V supply voltage.
Cypress CY7C1263XV18-600BZXC technical specifications.
Download the complete datasheet for Cypress CY7C1263XV18-600BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.