
Synchronous SRAM chip, 9M-bit density, 256K x 32 configuration, featuring a 6.5ns maximum access time and 133MHz maximum clock rate. This surface-mount component operates with a 3.3V supply voltage and utilizes a 18-bit address bus. Housed in a 100-pin TQFP package with gull-wing leads, it offers a 32-bit data bus and a flow-through architecture.
Cypress CY7C1365CV33-133AXCT technical specifications.
| Basic Package Type | Lead-Frame SMT |
| Package Family Name | QFP |
| Package/Case | TQFP |
| Package Description | Thin Quad Flat Package |
| Lead Shape | Gull-wing |
| Pin Count | 100 |
| PCB | 100 |
| Package Length (mm) | 20 |
| Package Width (mm) | 14 |
| Package Height (mm) | 1.4 |
| Seated Plane Height (mm) | 1.6(Max) |
| Pin Pitch (mm) | 0.65 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Jedec | MS-026BHA |
| Density | 9Mbit |
| Address Bus Width | 18bit |
| Maximum Access Time | 6.5ns |
| Timing Type | Synchronous |
| Maximum Clock Rate | 133MHz |
| Data Rate Architecture | SDR |
| Density in Bits | 9437184bit |
| Maximum Operating Current | 250mA |
| Typical Operating Supply Voltage | 3.3V |
| Number of Bits per Word | 32bit |
| Number of Ports | 1 |
| Number of Words | 256K |
| Min Operating Supply Voltage | 3.135V |
| Max Operating Supply Voltage | 3.6V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 70°C |
| Architecture | Flow-Through |
| Cage Code | 65786 |
| EU RoHS | Yes |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | 3A991.b.2.a |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Cypress CY7C1365CV33-133AXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.