144M-bit synchronous SRAM chip featuring a QDR architecture and 2 ports. Delivers a maximum access time of 0.45 ns and operates at a maximum clock rate of 300 MHz. This surface-mount component is housed in a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 17mm x 15mm footprint and 1mm pin pitch. It supports a 20-bit address bus and 36-bit data words, with a typical operating supply voltage of 1.8V.
Cypress CY7C1615KV18-300BZXI technical specifications.
Download the complete datasheet for Cypress CY7C1615KV18-300BZXI to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.