Synchronous SRAM chip, 72M-bit density, featuring a 2M x 36 configuration with a 20-bit address bus. Offers a maximum access time of 0.45 ns and a maximum clock rate of 366 MHz, utilizing a QDR data rate architecture. Operates at 1.8V with a dual-port design and pipelined architecture. Packaged in a 165-pin FBGA with a 15mm x 13mm footprint, suitable for surface mounting.
Cypress CY7C2564XV18-366BZXCT technical specifications.
Download the complete datasheet for Cypress CY7C2564XV18-366BZXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.