
Synchronous SRAM chip offering 72M-bit density with a 2M x 36 configuration. Features a 0.45ns maximum access time and operates at a maximum clock rate of 450MHz with QDR architecture. This surface-mount component utilizes a 165-pin FBGA package with a 1mm pin pitch and a 1.8V typical operating supply voltage. Designed for high-speed applications, it supports a 20-bit address bus and has a pipelined architecture.
Cypress CY7C2564XV18-450BZXCT technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FBGA |
| Package Description | Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 165 |
| PCB | 165 |
| Package Length (mm) | 15 |
| Package Width (mm) | 13 |
| Package Height (mm) | 0.89 |
| Seated Plane Height (mm) | 1.4(Max) |
| Pin Pitch (mm) | 1 |
| Package Weight (g) | 0.49956 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 72Mbit |
| Address Bus Width | 20bit |
| Maximum Access Time | 0.45ns |
| Timing Type | Synchronous |
| Maximum Clock Rate | 450MHz |
| Data Rate Architecture | QDR |
| Density in Bits | 75497472bit |
| Maximum Operating Current | 1445mA |
| Typical Operating Supply Voltage | 1.8V |
| Number of Bits per Word | 36bit |
| Number of Ports | 2 |
| Number of Words | 2M |
| Min Operating Supply Voltage | 1.7V |
| Max Operating Supply Voltage | 1.9V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 70°C |
| Architecture | Pipelined |
| Cage Code | 65786 |
| EU RoHS | Yes |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | 3A991.b.2.a |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Cypress CY7C2564XV18-450BZXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.