Synchronous SRAM chip offering 72M-bit density with a 2M x 36 configuration. Features a 0.45ns maximum access time and operates at a maximum clock rate of 450MHz with QDR architecture. This surface-mount component utilizes a 165-pin FBGA package with a 1mm pin pitch and a 1.8V typical operating supply voltage. Designed for high-speed applications, it supports a 20-bit address bus and has a pipelined architecture.
Cypress CY7C2564XV18-450BZXCT technical specifications.
Download the complete datasheet for Cypress CY7C2564XV18-450BZXCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.