Synchronous SRAM chip offering 72M-bit density with a 2M x 36 configuration. Features a QDR data rate architecture and pipelined operation, achieving a maximum access time of 0.45 ns and a maximum clock rate of 633 MHz. Operates at 1.8V with a voltage range of 1.7V to 1.9V, consuming a maximum of 1660 mA. Packaged in a 165-pin FBGA with a 15mm x 13mm footprint, suitable for surface mounting.
Cypress CY7C2565XV18-633BZCT technical specifications.
Download the complete datasheet for Cypress CY7C2565XV18-633BZCT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.