Synchronous SRAM chip, 72M-bit density, featuring a 2M x 36 configuration. Delivers a maximum access time of 0.45 ns and supports a maximum clock rate of 633 MHz with QDR architecture. Operates at 1.8V with a dual-port design and pipelined architecture. Packaged in a 165-pin FBGA with a 15mm x 13mm footprint, suitable for surface mounting.
Cypress CY7C2565XV18-633BZXC technical specifications.
Download the complete datasheet for Cypress CY7C2565XV18-633BZXC to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.