512M-bit NOR Flash memory with Serial (SPI, Dual SPI, Quad SPI) interface. Features 3V/3.3V operation, 14.5ns maximum access time, and 24-pin BGA package. Supports 512M/256M/128M words with 1/2/4 bits per word, offering symmetrical block organization and sectored architecture. Includes boot block capability with bottom/top location. Designed for surface mount with a package size of 8mm x 6mm.
Cypress S25FL512SDPBHID10 technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | BGA |
| Package Description | Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 24 |
| PCB | 24 |
| Package Length (mm) | 8 |
| Package Width (mm) | 6 |
| Package Height (mm) | 1.2(Max) - 0.25(Min) |
| Seated Plane Height (mm) | 1.2(Max) |
| Pin Pitch (mm) | 1 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 512Mbit |
| Interface Type | Serial (SPI, Dual SPI, Quad SPI) |
| Maximum Operating Current | 100mA |
| Block Organization | Symmetrical |
| Architecture | Sectored |
| Programming Voltage | 2.7 to 3.6V |
| Timing Type | Synchronous |
| Maximum Access Time | 14.5ns |
| Number of Words | 512M/256M/128M |
| Boot Block | Yes |
| Typical Operating Supply Voltage | 3|3.3V |
| Address Bus Width | 32bit |
| Location of Boot Block | Bottom|Top |
| Number of Bits per Word | 1/2/4bit |
| Min Operating Temperature | -40°C |
| Max Operating Temperature | 85°C |
| Cage Code | 65786 |
| EU RoHS | Yes |
| HTS Code | 8542320071 |
| Schedule B | 8542320070 |
| ECCN | 3A991.b.1.a |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Cypress S25FL512SDPBHID10 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.