Synchronous SRAM chip, 72M-bit density, featuring a dual-port architecture with 8M words and 9-bit data width. Offers a maximum access time of 0.45 ns and operates at a maximum clock rate of 300 MHz with QDR data rate architecture. Packaged in a 165-pin FBGA (Fine Pitch Ball Grid Array) with a 15mm x 13mm footprint, this surface-mount component supports a typical operating supply voltage of 1.8V.
GSI GS8662DT10BD-300T technical specifications.
Download the complete datasheet for GSI GS8662DT10BD-300T to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.