Synchronous SRAM chip, 72M-bit density, featuring a 4M x 18 configuration. Offers a maximum access time of 0.45 ns and a maximum clock rate of 350 MHz with QDR data rate architecture. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1mm pin pitch. Operates with a typical supply voltage of 1.8V, ranging from 1.7V to 1.9V, and supports a 20-bit address bus.
GSI GS8662DT19BD-350 technical specifications.
Download the complete datasheet for GSI GS8662DT19BD-350 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.