Synchronous SRAM chip, 72M-bit density, organized as 4M words by 18 bits. Features a 0.45 ns maximum access time and operates at a maximum clock rate of 400 MHz with QDR architecture. This surface-mount component utilizes a 165-pin Fine Pitch Ball Grid Array (FBGA) package with a 1 mm pin pitch. It operates from a 1.8 V supply voltage (1.7 V to 1.9 V range) and supports a 20-bit address bus.
GSI GS8662DT19BD-400 technical specifications.
Download the complete datasheet for GSI GS8662DT19BD-400 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.