Synchronous SRAM chip, 72M-bit density, organized as 4M x 18 bits. Features a 20-bit address bus and dual ports for high-speed data access. Achieves a maximum access time of 0.45 ns and supports a maximum clock rate of 300 MHz with QDR architecture. Packaged in a 165-pin FBGA with a 1mm pin pitch, suitable for surface mounting. Operates at a typical supply voltage of 1.8V, with a range of 1.7V to 1.9V.
GSI GS8662DT19BGD-300T technical specifications.
Download the complete datasheet for GSI GS8662DT19BGD-300T to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.