1M-bit asynchronous SRAM chip, organized as 128K words by 8 bits. Features a maximum access time of 55 ns and operates from a 3V supply voltage (2.7V to 5.5V). This through-hole component is housed in a 32-pin PDIP Wide body package with a 2.54mm pin pitch. Designed for a temperature range of 0°C to 70°C, it offers a 17-bit address bus and a maximum operating current of 60 mA.
Lyontek LY62W1024PL-55LLT technical specifications.
| Basic Package Type | Through Hole |
| Package Family Name | DIP |
| Package/Case | PDIP W |
| Package Description | Plastic Dual In Line Package Wide Body |
| Lead Shape | Through Hole |
| Pin Count | 32 |
| PCB | 32 |
| Package Length (mm) | 41.91 |
| Package Width (mm) | 13.84 |
| Package Height (mm) | 3.94 |
| Seated Plane Height (mm) | 4.45(Min) |
| Pin Pitch (mm) | 2.54 |
| Package Material | Plastic |
| Mounting | Through Hole |
| Density | 1Mbit |
| Address Bus Width | 17bit |
| Maximum Access Time | 55ns |
| Timing Type | Asynchronous |
| Density in Bits | 1048576bit |
| Maximum Operating Current | 60mA |
| Typical Operating Supply Voltage | 3V |
| Number of Bits per Word | 8bit |
| Number of Ports | 1 |
| Number of Words | 128K |
| Min Operating Supply Voltage | 2.7V |
| Max Operating Supply Voltage | 5.5V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 70°C |
| EU RoHS | Yes |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | EAR99 |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Lyontek LY62W1024PL-55LLT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.