DDR2 SDRAM memory chip with 4.5 Gbit density, organized as 64Mx72 for a 72-bit data bus width. Features a maximum clock rate of 533 MHz, 8 internal banks, and 8M words per bank. Operates at a typical supply voltage of 1.8V with a 1.7V minimum and 1.9V maximum. Packaged in a 255-pin BGA with surface mount configuration, measuring 32.1mm x 25.1mm x 2.03mm.
Micross AS4DDR264M72PBGR-38/ET technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | BGA |
| Package Description | Plastic Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 255 |
| PCB | 255 |
| Package Length (mm) | 32.1(Max) |
| Package Width (mm) | 25.1(Max) |
| Package Height (mm) | 2.03(Max) |
| Pin Pitch (mm) | 1.27 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 4.5Gbit |
| Type | DDR2 SDRAM |
| Organization | 64Mx72 |
| Data Bus Width | 72bit |
| Maximum Clock Rate | 533MHz |
| Number of Internal Banks | 8 |
| Number of Words per Bank | 8M |
| Maximum Access Time | 0.5ns |
| Density in Bits | 4831838208bit |
| Address Bus Width | 16bit |
| Maximum Operating Current | 700mA |
| Typical Operating Supply Voltage | 1.8V |
| Max Operating Supply Voltage | 1.9V |
| Min Operating Supply Voltage | 1.7V |
| Min Operating Temperature | -40°C |
| Max Operating Temperature | 105°C |
| Cage Code | 0LRZ0 |
| EU RoHS | Yes |
| HTS Code | 8542320036 |
| Schedule B | 8542320023 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| Radiation Hardening | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Micross AS4DDR264M72PBGR-38/ET to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.