
Asynchronous SRAM chip, 128K-bit density, 8K x 16 configuration, featuring dual ports and a 55ns maximum access time. This integrated circuit operates at a typical 5V supply voltage, with a range of 4.5V to 5.5V. Housed in an 84-pin Ceramic Pin Grid Array (CPGA) package, it supports through-hole mounting with a 2.54mm pin pitch. Operating temperature range is 0°C to 70°C.
Sign in to ask questions about the Renesas 7025L55GG8 datasheet using AI. Get instant answers about specifications, features, and technical details, ideal for finding information in larger documents.
Sign In to ChatWidest selection of semiconductors and electronic components in stock and ready to ship ™
Renesas 7025L55GG8 technical specifications.
| Basic Package Type | Through Hole |
| Package Family Name | PGA |
| Package/Case | CPGA |
| Package Description | Ceramic Pin Grid Array |
| Lead Shape | Through Hole |
| Pin Count | 84 |
| PCB | 84 |
| Package Length (mm) | 28.45(Max) |
| Package Width (mm) | 28.45(Max) |
| Package Height (mm) | 3.68(Max) |
| Seated Plane Height (mm) | 5.21(Max) |
| Pin Pitch (mm) | 2.54 |
| Package Material | Ceramic |
| Mounting | Through Hole |
| Density | 128Kbit |
| Address Bus Width | 26bit |
| Maximum Access Time | 55ns |
| Timing Type | Asynchronous |
| Data Rate Architecture | SDR |
| Density in Bits | 131072bit |
| Maximum Operating Current | 210mA |
| Typical Operating Supply Voltage | 5V |
| Number of Bits per Word | 16bit |
| Number of Ports | 2 |
| Number of Words | 8K |
| Min Operating Supply Voltage | 4.5V |
| Max Operating Supply Voltage | 5.5V |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 70°C |
| Cage Code | SAN34 |
| EU RoHS | Yes |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Renesas 7025L55GG8 to view detailed technical specifications.
The embedded preview will load automatically when this section scrolls into view.