
64K-bit asynchronous dual-port SRAM featuring 8K x 8 organization and a 20ns maximum access time. This surface-mount component operates at 3.3V with a voltage range of 3V to 3.6V. Housed in a 68-pin PLCC package with J-lead configuration, it offers a 1.27mm pin pitch and dimensions of 24.21mm x 24.21mm x 3.68mm. Designed for a temperature range of -40°C to 85°C, it supports SDR data rate architecture and has a maximum operating current of 225mA.
Renesas 70V05S20JI8 technical specifications.
| Basic Package Type | Lead-Frame SMT |
| Package Family Name | LCC |
| Package/Case | PLCC |
| Package Description | Plastic Leaded Chip Carrier |
| Lead Shape | J-Lead |
| Pin Count | 68 |
| PCB | 68 |
| Package Length (mm) | 24.21 |
| Package Width (mm) | 24.21 |
| Package Height (mm) | 3.68(Min) |
| Seated Plane Height (mm) | 4.37 |
| Pin Pitch (mm) | 1.27 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 64Kbit |
| Address Bus Width | 26bit |
| Maximum Access Time | 20ns |
| Timing Type | Asynchronous |
| Data Rate Architecture | SDR |
| Density in Bits | 65536bit |
| Maximum Operating Current | 225mA |
| Typical Operating Supply Voltage | 3.3V |
| Number of Bits per Word | 8bit |
| Number of Ports | 2 |
| Number of Words | 8K |
| Min Operating Supply Voltage | 3V |
| Max Operating Supply Voltage | 3.6V |
| Min Operating Temperature | -40°C |
| Max Operating Temperature | 85°C |
| Cage Code | SAN34 |
| HTS Code | 8542320041 |
| Schedule B | 8542320040 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2002/95/EC |
Download the complete datasheet for Renesas 70V05S20JI8 to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.