
Zero delay buffer clock driver featuring 4 differential LP-HCSL outputs from a single differential HCSL input. This surface-mount component operates across a 30 MHz to 137.5 MHz frequency range with a maximum cycle-to-cycle jitter of 25 ps and maximum output skew of 50 ps. Encased in a 5mm x 5mm x 0.88mm VFQFPN EP package with a 0.5mm pin pitch, it offers a 32-pin configuration for robust signal distribution. Suitable for operation between -40°C and 85°C.
Renesas 9DBV0431AKILFT technical specifications.
Download the complete datasheet for Renesas 9DBV0431AKILFT to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.