Zero delay buffer clock driver featuring 4 differential LP-HCSL outputs. This surface-mount integrated circuit operates with a 30 MHz to 137.5 MHz frequency range and supports a single differential input. Housed in a 32-pin VFQFPN EP package (5x5x0.88mm) with a 0.5mm pin pitch, it offers a maximum cycle-to-cycle jitter of 25 ps and maximum output skew of 50 ps. The component is designed for a 0°C to 70°C operating temperature range.
Renesas 9DBV0441AKLF technical specifications.
Download the complete datasheet for Renesas 9DBV0441AKLF to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.