DDR2 SDRAM memory chip with 1Gbit density, organized as 128Mx8. Features an 8-bit data bus width and a maximum clock rate of 800 MHz. Housed in a 60-pin FBGA package with a 0.8mm pin pitch, this surface-mount component operates at 1.8V. Includes 8 internal banks and a maximum access time of 0.4 ns.
SK Hynix H5PS1G83EFR-S6C technical specifications.
Download the complete datasheet for SK Hynix H5PS1G83EFR-S6C to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.