
1Gbit DDR2 SDRAM memory chip, organized as 128Mx8, featuring an 8-bit data bus width and a maximum clock rate of 667 MHz. This surface-mount component utilizes a 60-pin Fine Pitch Ball Grid Array (FBGA) package with a 0.8mm pin pitch. It operates at a typical supply voltage of 1.8V and offers a maximum access time of 0.45 ns. The chip supports 8 internal banks and has a density of 1,073,741,824 bits.
SK Hynix H5PS1G83EFR-Y5L technical specifications.
Download the complete datasheet for SK Hynix H5PS1G83EFR-Y5L to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.