512Mbit DDR SDRAM memory chip, organized as 32Mx16, featuring a 16-bit data bus width and a maximum clock rate of 133 MHz. This surface-mount component utilizes a 60-pin TFBGA package with a 0.8mm pin pitch, measuring 10mm x 8mm x 0.7mm. Operating at a typical supply voltage of 1.8V, it offers 4 internal banks and a maximum access time of 6ns, suitable for industrial temperature ranges from -40°C to 85°C.
Integrated Silicon Solution IS43LR16320B-75BLI technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | TFBGA |
| Package Description | Thin Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 60 |
| PCB | 60 |
| Package Length (mm) | 10 |
| Package Width (mm) | 8 |
| Package Height (mm) | 0.7(Max) |
| Seated Plane Height (mm) | 1.1(Max) |
| Pin Pitch (mm) | 0.8 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Density | 512Mbit |
| Type | DDR SDRAM |
| Organization | 32Mx16 |
| Data Bus Width | 16bit |
| Maximum Clock Rate | 133MHz |
| Number of Internal Banks | 4 |
| Number of Words per Bank | 8M |
| Maximum Access Time | 8|6ns |
| Density in Bits | 536870912bit |
| Address Bus Width | 15bit |
| Maximum Operating Current | 100mA |
| Typical Operating Supply Voltage | 1.8V |
| Max Operating Supply Voltage | 1.95V |
| Min Operating Supply Voltage | 1.7V |
| Min Operating Temperature | -40°C |
| Max Operating Temperature | 85°C |
| Cage Code | 1J9V2 |
| EU RoHS | Yes |
| HTS Code | 8542320028 |
| Schedule B | 8542320015 |
| ECCN | EAR99 |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Integrated Silicon Solution IS43LR16320B-75BLI to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.