
Field Programmable Gate Array (FPGA) with 490,000 logic cells and 740,000 registers, built on 28nm process technology. Features 1517 pins in a 40mm x 40mm x 2.7mm Flip Chip Fine Pitch Ball Grid Array (FC-FBGA) package for surface mounting. Offers 696 user I/Os, 46080 Kbit RAM, 512 18x18 multipliers, 28 DLLs/PLLs, and 2 Ethernet MACs. Supports high-speed transceivers up to 14.1 Gbps and includes 256 dedicated DSP blocks and 4 PCI blocks. Operates within a 0°C to 85°C temperature range.
Checking distributor stock and pricing after the page loads.
Sign in to ask questions about the Intel 5SGXMA5K2F40C3N datasheet using AI. Get instant answers about specifications, features, and technical details, ideal for finding information in larger documents.
Sign In to ChatWidest selection of semiconductors and electronic components in stock and ready to ship ™
Intel 5SGXMA5K2F40C3N technical specifications.
| Basic Package Type | Ball Grid Array |
| Package Family Name | BGA |
| Package/Case | FC-FBGA |
| Package Description | Flip Chip Fine Pitch Ball Grid Array |
| Lead Shape | Ball |
| Pin Count | 1517 |
| PCB | 1517 |
| Package Length (mm) | 40 |
| Package Width (mm) | 40 |
| Package Height (mm) | 2.7 |
| Seated Plane Height (mm) | 3.2 |
| Pin Pitch (mm) | 1 |
| Package Material | Plastic |
| Mounting | Surface Mount |
| Jedec | MS-034AAU-1 |
| Family Name | Stratix® V GX |
| Maximum Number of User I/Os | 696 |
| Number of Registers | 740000 |
| RAM Bits | 46080Kbit |
| Device Logic Cells | 490000 |
| Process Technology | 28nm |
| Ethernet MACs | 2 |
| Number of Multipliers | 512 (18x18) |
| Programmability | Yes |
| Transceiver Blocks | 48 |
| Transceiver Speed | 14.1Gbps |
| Program Memory Type | SRAM |
| Min Operating Temperature | 0°C |
| Max Operating Temperature | 85°C |
| Dedicated DSP | 256 |
| PCI Blocks | 4 |
| Speed Grade | 3 |
| Differential I/O Standards Supported | LVPECL|LVDS|HCSL |
| Single-Ended I/O Standards Supported | LVTTL|LVCMOS |
| External Memory Interface | DDR2 SDRAM|DDR3 SDRAM|RLDRAM II|RLDRAM III|QDRII+SRAM |
| Device Number of DLLs/PLLs | 28 |
| Supported IP Core | Viterbi Compiler, Low-Speed/Hybrid Serial Decoder|Sub-frame Latency JPEG 2000 Encoder (BA130)|SPAUI MAC|RLDRAM II Controller Core|RapidIO to AXI Bridge Controller (RAB)|RapidIO to AXI Bridge Controller (RAB) |
| Supported IP Core Manufacture | Altera/Barco Silex/Mobiveil, Inc/Commsonic |
| Total Number of Block RAM | 2304 |
| Cage Code | 4BA62 |
| EU RoHS | Yes with Exemption |
| HTS Code | 8542390001 |
| Schedule B | 8542390000 |
| ECCN | 3A001.a.7.a |
| Automotive | No |
| AEC Qualified | No |
| PPAP | No |
| RoHS Versions | 2011/65/EU, 2015/863 |
Download the complete datasheet for Intel 5SGXMA5K2F40C3N to view detailed technical specifications.
The embedded preview will load automatically when this section scrolls into view.