
Complex Programmable Logic Device (CPLD) featuring 192 macrocells and 240 logic cells. This surface-mount component utilizes 0.18um process technology and operates with a typical supply voltage of 2.5V or 3.3V. It offers 80 user I/Os and is housed in a 100-pin Thin Profile Fine Pitch Ball Grid Array (TFBGA) package with a 1mm pin pitch. The device supports in-system programmability and operates within a temperature range of -40°C to 100°C.
Intel EPM240F100I3NES technical specifications.
Download the complete datasheet for Intel EPM240F100I3NES to view detailed technical specifications.
This datasheet cannot be embedded due to technical restrictions.